# KADI SARVA VISHWAVIDHYALAYA

BE 3<sup>rd</sup> Semester Electronics & Communication Dept. Examination –April 2015

Sub code: EC- 303 Date: 15/4/2015

Time:10:30am to 01:30pm

Sub Name: Basic Electronics
Total Marks: 70

#### **Instructions:**

- 1. Answer Each Section in Separate Answer sheet.
- 2. Use of Scientific Calculator is permitted.
- 3. All questions are separate
- 4. Indicate clearly, the options you attempted along with its respective question number.
- 5. Use the last page of supplementary for rough work.

#### **SECTION I**

[05] Explain half-wave rectifier and Find out Efficiency. Q.1 (a) [05] Write principle and applications of light emitting diode (b) [05] Explain Diode Capacitance (c) OR [05] Explain P-N Diode. (c) Explain energy band diagram of insulator, semiconductor and conductor. [05]Q.2 (a) Explain Comparison of CE,CB & CC Configuration. [05] (b) OR [05] Explain CC Configuration. Q.2 (a) [05] Explain Intrinsic and Extrinsic semiconductor. (b) Explain Hall effect. Derive expression of Hall voltage and Applications. [05] Q-3 (a) Explain how "P" type & "N" type semi conducting material formed. [05] (b) Compare V-I characteristics of silicon and germanium p-n junction diode [05] Q-3 (a) [05] full-wave center-tapped rectifier A circuit is shown in Fig.1. Assume that for (b) each diode, the cut-in voltage,  $V_{\gamma} = 0.6V$  and the diode forward resistance,  $r_f$ is 15 $\Omega$ . The load resistor, R = 95  $\Omega$ . Determine the peak output voltage,  $V_0$ across the load, R Sketch the output voltage, Vo and label its peak value.



Fig-1

# **SECTION II**

| Q.4 (a)        | Draw Circuits And Explain.  (a) N-channel Depletion type MOSFET (b) P-channel enhancement MOSEFT                                                                                                               | [05] |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                | FIDE Hands with almost                                                                                                                                                                                         | [05] |
| (b)            | Explain N-Channel JEFT                                                                                                                                                                                         | [05] |
| (c)            | The data sheet of a JFET gives the following information: IDSS = 3 mA, VGS $(off) = -6V$ and gm $(max) = 5000 \mu S$ . Determine the transconductance for VGS = $-4V$ and find drain current ID at this point. | [05] |
| (c)            | Classification Of Different Types of Amplifiers                                                                                                                                                                | [05] |
| 05()           | H. L. i. I. F i. a. L. M. J. I. G. T i. d G G i. d                                                                                                                                                             | [05] |
| Q.5 (a)        | Hybrid Equivalent Model for Transistor Configuration.  Explain Miller theorem.                                                                                                                                 | [05] |
| (b)            | OR                                                                                                                                                                                                             | [05] |
| 0.5(0)         | Explain P-channel Depletion type MOSFET.                                                                                                                                                                       | [05] |
| Q.5 (a)<br>(b) | Explain pinch off condition.                                                                                                                                                                                   | [05] |
| Q-6 (a)        | Explain two stage RC couple Amplifier.                                                                                                                                                                         | [05] |
| (b)            | Determine ID and VGS for the JFET with voltage-divider bias in Fig. 2 given that VD = 7V                                                                                                                       | [05] |
|                | OR                                                                                                                                                                                                             |      |
| Q-6(a)         | Explain JFET with Voltage-Divider Bias.                                                                                                                                                                        | [05] |
| (b)            | Analysis of C.E Amplifier With Unbypassed Emitter Resistance in H-parameter.                                                                                                                                   | [05] |



# KADI SARVA VISHWAVIDYALAYA B.E. SEMESTER 3<sup>rd</sup> EXAMINATION NOVEMBER - 2015

SUBJECT CODE: EC – 303 SUBJECT NAME: BASIC ELECTRONICS

**DATE**: 03/12/2015 **TIME**: 10:30AM To 1:30PM

**TOTAL MARKS: 70** 

#### **Instructions:**

- 1. Answer each section in separate answer sheet.
- 2. Use of scientific calculator is permitted.
- 3. All questions are compulsory.
- 4. Indicate clearly, the options you attempted along with its respective question number.
- 5. Use the last page of main supplementary for rough work.

### Section - 1

## Que. 1 (All Compulsory)

Answer Following Questions.

(5) 1) Which type of transformer is required to create a 180 degree input to a rectifier?

- a) center-tapped secondary
  - b) step-down secondary
- c) stepped-up secondary

- d) split winding primary
- 2) The dc current through each diode in a bridge rectifier equals:
- a) the load current

b) half the dc load current

c) twice the dc load current

- d) one-fourth the dc load current
- 3) The primary function of the bias circuit is to
- a) hold the circuit stable at V<sub>CC</sub> b) hold the circuit stable at V<sub>in</sub>
- c) ensure proper gain is achieved d) hold the circuit stable at the designed Q-point
- 4) Ionization within a P-N junction causes a layer on each side of the barrier called the:
- a) junction

b) depletion region

c) barrier voltage

- d) forward voltage
- 5) A "U" shaped, opposite-polarity material built near a JFET-channel center is called the:
- a) gate

b) block

c) drain

- d) heat sink
- Explain in detail the energy band diagram of Insulator, Semiconductor and Conductor. (B)
- Write a short note on Filters used in Rectifier Circuits. (C)

(5) (5)

(C) State and prove Miller's theorem and its dual. (5)

#### Answer the following questions.

Explain peace wise linear diode model. (A)

(5)

(5)

For circuit of Fig. 1, calculate the minimum & (B) maximum value of emitter current when B of transistor varies from 75 to 150. Also calculate the corresponding values of collector to emitter voltage. Take VBE = 0.3V,  $R_b=10k\Omega$ ,  $R_c=50\Omega$ ,  $R_e = 100 \Omega, V_{cc} = +6V.$ 



#### OR

Justify BJT is a Current Controlled Device and FET is a Voltage Controlled Device. (A)

(2) (3)

- For a Full wave centre tap rectifier maximum voltage across half secondary winding is (B) 50V. Find 1) average load voltage 2) peak inverse voltage 3) Output frequency. Assume diodes are ideal.
- Explain working of N channel JFET with O/P characteristics. (C)

(5)

#### Answer the following questions. Que. 3 (5) (A) Explain Hall effect with its application. Draw & Explain DC load line & operating point in Common Emitter Amplifier. (5) (B) Parameters are given below. $V_{BB} = 10V$ , $R_i = 0.5M\Omega$ , $R_L = 6k\Omega$ , $V_{CC} = 12V$ , $\beta = 50$ . (5) (A) Explain two stages R-C Coupled Amplifier with necessary Diagrams. (5) Explain Voltage Divider Bias stabilization technique with circuit diagram. (B) Section – 2 Oue. 4 (All Compulsory) Define Following Terms. (5) (A) 2) Mobility 3) Mean life time of a carrier 1) Pinch Off Voltage 4) Barrier potential 5) Peak Inverse Voltage Write a short note on base-width modulation (Early effect) for Transistor. (5) (B) Define h-parameters, and draw h-parameter equivalent circuit for Common Emitter Configuration and give significance of h parameter model. Write a short note on Thermal Runaway for Transistor. (5) (C) Answer the following questions. Que. 5 Draw diode V-I characteristic and explain diode Static and Dynamic Resistances. (5) State the use of clipping circuits. Discuss with neat sketch working of a biased parallel (5) (B) clipper. Sketch the full-wave Bridge rectifier circuit and explain its operation with necessary (5) waveforms. (5) Justify Following statements. (B) 1) While Operating in Reverse Breakdown region PN junction Diode is damaged but Zener is not. 2) Si and Ge have negative temperature co-efficient of resistance. Answer the following questions. Que. 6 Explain the operation of Emitter follower amplifier. Why is it named as emitter (5) follower? (5) For Given-Circuit Determine (B) range of R<sub>L</sub> that will result in constant voltage of 10 V across R<sub>1</sub>. OR Define Dark Current and explain about Photodiode with Applications. (5) (A) (5) Sketch the output waveforms (B) for the circuit shown in Figure.

----- ALL THE BEST -

2